1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
|
;;; z80 emulator for 68k calculators
;;; Duncan Smith
;;; Project started: 2010-06-06
;;; GPL
;;; Yes, I use lots of big ascii art. With this much code, you need
;;; something to catch your eye when scrolling through it. I suppose
;;; I'll split it into different files later.
;;; Registers used:
;;;
;;; A7 = sp
;;; A6 = address space base pointer
;;; A5 =
;;; A4 =
;;; A3 = instruction table base pointer
;;; A2 = pseudo return address (for emulation core, to emulate prefix
;;; instructions properly)
;;; A1 = scratch
;;; A0 = scratch
;;;
;;; D0 = current instruction
;;; D1 = scratch
;;;
;;; D2 = emulated SP, PC SP high, PC low - both virtual addresses
;;;
;;; The following have their shadows in the top half of the register
;;; D3 = AF A is in the low byte, F in the high byte (yeah ... speed)
;;; D4 = BC B high, C low
;;; D5 = DE D high, E low
;;; D6 = HL H high, L low
;;;
;;; IY is used more often so it's easier to get at. It can be slow
;;; but I don't really care to go to the effort to make it so.
;;; D7 = IX (hi), IY (low)
;;; emulated I and R are both in RAM
xdef _ti89
; xdef _ti92plus
xdef _main
xdef _nostub
include "../tios.h"
;; == Memory Macros ================================================
;; Macro to read a byte from main memory at register \1. Puts
;; the byte read in \2.
FETCHB MACRO ; 14 cycles, 4 bytes
move.b 0(a6,\1.w),\2
ENDM
;; Macro to write a byte in \1 to main memory at \2 (regs only)
PUTB MACRO ; 14 cycles, 4 bytes
move.b \1,0(a6,\2)
ENDM
;; Macro to read a word from main memory at register \1
;; (unaligned). Puts the word read in \2.
FETCHW MACRO ; 32 cycles, 10 bytes
move.b 1(a6,\1.w),\2 ; 14/4
ror.w #8,\2 ; 4/2
move.b 0(a6,\1.w),\2 ; 14/4
ENDM
;; Macro to write a word in \1 to main memory at \2 (regs only)
;; XXX ALIGNMENT
PUTW MACRO ; 14 cycles, 4 bytes
move.b \1,0(a6,\2)
ENDM
;; == Immediate Memory Macros ==
;; Macro to read an immediate byte into \1.
FETCHBI MACRO ; 18 cycles, 6 bytes
addq.w #1,d2 ; 4/2
move.b -1(a6,d2.w),\1 ; 14/4
ENDM
;; Macro to read an immediate word (unaligned) into \1.
FETCHWI MACRO ; 36 cycles, 12 bytes
addq.w #2,d2 ; 4/2
move.b -1(a6,d2.w),\1 ; 14/4
rol.w #8,d2 ; 4/2
move.b -2(a6,d2.w),\1 ; 14/4
ENDM
;; == Common Opcode Macros =========================================
;; Forces alignment
_align SET 0
START MACRO
ORG emu_plain_op+_align
_align SET _align+32
ENDM
;; When you want to use the high reg of a pair, use this first
LOHI MACRO ; 6 cycles, 2 bytes
ror #8,\1
ENDM
;; Then do your shit and finish with this
HILO MACRO ; 6 cycles, 2 bytes
rol #8,\1
ENDM
;; calc84maniac suggests putting emu_fetch into this in order
;; to save 8 cycles per instruction, at the expense of code
;; size
DONE MACRO ; 8 cycles, 2 bytes
jmp (a2)
ENDM
;; == Special Opcode Macros ========================================
;; Set flags appropriately for an ADD \1,\2
F_ADD_B MACRO ; 14 bytes?
;; preserve operands for flagging
move.b \1,tmp_src
move.b \2,tmp_dst
moveq #0,flag_n
moveq #1,tmp_byte
;; XXX do I have to use SR instead?
move ccr,host_ccr
ENDM
;; Set flags appropriately for a SUB \1,\2
F_SUB_B MACRO ;14 bytes?
;; preserve operands for flagging
move.b \1,tmp_src
move.b \2,tmp_dst
moveq #1,flag_n
moveq #1,tmp_byte
;; XXX do I have to use SR instead?
move sr,host_ccr
ENDM
;; Set flags appropriately for a ADD \1,\2, both words
F_ADD_W MACRO
ENDM
;; Set flags appropriately for a SUB \1,\2, both words
F_SUB_W MACRO
ENDM
;; INC and DEC macros
F_INC_B MACRO
ENDM
F_DEC_B MACRO
ENDM
F_INC_W MACRO
ENDM
F_DEC_W MACRO
ENDM
;; COMPARE instruction
F_CP_B MACRO
ENDM
;; I might be able to unify rotation flags or maybe use a
;; lookup table
;;; one-off flag operations:
;;; CCF - invert CARRY
;;; CPL - H,N=1
;;; RLD
;;;
_main:
bsr emu_setup
rts
emu_setup:
movea emu_plain_op,a3
movea emu_fetch(pc),a2
;; XXX finish
refresh: ; screen refresh routine
;; XXX Do this
rts
;; =========================================================================
;; instruction instruction instruction ================================
;; _ _ _ _ ================================
;; __| (_)___ _ __ __ _| |_ ___| |__ ================================
;; / _` | / __| '_ \ / _` | __/ __| '_ \ ================================
;; | (_| | \__ \ |_) | (_| | || (__| | | | ================================
;; \__,_|_|___/ .__/ \__,_|\__\___|_| |_| ================================
;; |_| =================================
;; ========== ========================================================
;; =========================================================================
emu_fetch:
;; Move this into DONE, saving 8 more cycles but using extra
;; space.
;;
;; See if I can get rid of the eor
eor.w d0,d0 ; 4 cycles
move.b (a4)+,d0 ; 8 cycles
rol.w #5,d0 ; 4 cycles adjust to actual alignment
jmp 0(a3,d0) ;14 cycles
;; overhead: 30 cycles
;;; ========================================================================
;;; ========================================================================
;;; ___ ___ ======= ==============================
;;; ___( _ ) / _ \ emulation core ====================================
;;; |_ / _ \| | | | emulation core ===================================
;;; / ( (_) | |_| | emulation core ==================================
;;; /___\___/ \___/ emulation core =================================
;;; ======= ==============================
;;; ========================================================================
;;; ========================================================================
;;; http://z80.info/z80oplist.txt
CNOP 0,32
emu_plain_op:
START
emu_op_00:
;; NOP
START
DONE
START
emu_op_01:
;; LD BC,immed.w
;; Read a word and put it in BC
;; No flags
FETCHWI d4
DONE
START
emu_op_02:
;; LD (BC),A
;; XXX Do this
;; No flags
DONE
START
emu_op_03:
;; INC BC
;; BC <- BC+1
;; No flags
addq.w #1,d4
DONE
START
emu_op_04:
;; INC B
;; B <- B+1
;; No flags ?
add.w #$0100,d4 ; 8
DONE ; 8
;16 cycles
START
emu_op_05:
;; DEC B
;; B <- B-1
;; Flags: S,Z,H changed, P=oVerflow, N set, C left
sub.w #$0100,d4
DONE
START
emu_op_06:
;; LD B,immed.b
;; Read a byte and put it in B
;; No flags
LOHI d4
FETCHBI d4
HILO d4
DONE
START
emu_op_07:
;; RLCA
;; Rotate A left, carry bit gets top bit
;; Flags: H,N=0; C aff.
rol.b #1,d3
DONE
START
emu_op_08:
;; EX AF,AF'
;; No flags
swap d3
DONE
START
emu_op_09:
;; ADD HL,BC
;; HL <- HL+BC
;; Flags: H, C aff.; N=0
add.w d4,d6
DONE
START
emu_op_0a:
;; LD A,(BC)
;; A <- (BC)
;; No flags
FETCHB d4,d3
DONE
START
emu_op_0b:
;; DEC BC
;; BC <- BC-1
;; No flags
subq.w #1,d4
DONE
START
emu_op_0c:
;; INC C
;; C <- C+1
;; Flags: S,Z,H aff.; P=overflow, N=0
addq.b #1,d4
DONE
START
emu_op_0d:
;; DEC C
;; C <- C-1
;; Flags: S,Z,H aff., P=overflow, N=1
subq.b #1,d4
DONE
START
emu_op_0e:
;; LD C,immed.b
;; No flags
FETCHBI d4
DONE
START
emu_op_0f:
;; RRCA
;; Rotate A right, carry bit gets top bit
;; Flags: H,N=0; C aff.
ror.b #1,d3
DONE
START
emu_op_10:
;; DJNZ immed.w
;; Decrement B
;; and branch by immed.b
;; if B not zero
;; No flags
LOHI d4
subq.b #1,d4
beq end ; slooooow
FETCHBI d1
add.w d1,d2
\end:
HILO d4
DONE
START
emu_op_11:
;; LD DE,immed.w
;; No flags
FETCHWI d5
DONE
START
emu_op_12:
;; LD (DE),A
;; No flags
move.b 0(a0,d5.w),d3
DONE
START
emu_op_13:
;; INC DE
;; No flags
addq.w #1,d5
DONE
START
emu_op_14:
;; INC D
;; Flags: S,Z,H aff.; P=overflow, N=0
LOHI d5
addq.b #1,d5
HILO d5
DONE
START
emu_op_15:
;; DEC D
;; Flags: S,Z,H aff.; P=overflow, N=1
LOHI d5
subq.b #1,d5
HILO d5
DONE
START
emu_op_16:
;; LD D,immed.b
;; No flags
LOHI d5
FETCHBI d5
HILO d5
DONE
START
emu_op_17:
;; RLA
;; Flags: P,N=0; C aff.
roxl.b #1,d3
DONE
START
emu_op_18:
;; JR
;; Branch relative by a signed immediate byte
;; No flags
FETCHBI d1
add.w d1,d2
DONE
START
emu_op_19:
;; ADD HL,DE
;; HL <- HL+DE
;; Flags: H,C aff,; N=0
add.w d5,d6
DONE
START
emu_op_1a:
;; LD A,(DE)
;; A <- (DE)
;; No flags
FETCHB d5,d3
DONE
START
emu_op_1b:
;; DEC DE
;; No flags
subq.w #1,d5
DONE
START
emu_op_1c:
;; INC E
;; Flags: S,Z,H aff.; P=overflow; N=0
addq.b #1,d5
DONE
START
emu_op_1d:
;; DEC E
;; Flags: S,Z,H aff.; P=overflow, N=1
subq.b #1,d5
DONE
START
emu_op_1e:
;; LD E,immed.b
;; No flags
FETCHBI d5
DONE
START
emu_op_1f:
;; RRA
;; Flags: H,N=0; C aff.
roxr.b #1,d3
DONE
START
emu_op_20:
;; JR NZ,immed.b
;; if ~Z,
;; PC <- PC+immed.b
;; SPEED can be made faster
;; No flags
beq end
FETCHBI d1
add.w d1,d2
\end:
DONE
START
emu_op_21:
;; LD HL,immed.w
;; No flags
FETCHWI d6
DONE
START
emu_op_22:
;; LD immed.w,HL
;; (address) <- HL
;; No flags
FETCHWI d1
PUTW d6,d1
START
emu_op_23:
;; INC HL
;; No flags
addq.w #1,d6
DONE
START
emu_op_24:
;; INC H
;; Flags: S,Z,H aff.; P=overflow, N=0
LOHI d6
addq.b #1,d6
HILO d6
DONE
START
emu_op_25:
;; DEC H
;; Flags: S,Z,H aff.; P=overflow, N=1
LOHI d6
subq.b #1,d6
HILO d6
DONE
START
emu_op_26:
;; LD H,immed.b
;; No flags
LOHI d6
FETCHBI d6
HILO d6
DONE
START
emu_op_27:
;; DAA
;; Decrement, adjust accum
;; http://www.z80.info/z80syntx.htm#DAA
;; Flags: oh lord they're fucked up
;; XXX DO THIS
DONE
START
emu_op_28:
;; JR Z,immed.b
;; If zero
;; PC <- PC+immed.b
;; SPEED can be made faster
;; No flags
beq end
FETCHBI d1
add.w d1,d2
\end:
DONE
START
emu_op_29:
;; ADD HL,HL
;; Flags:
add.w d6,d6
DONE
START
emu_op_2a:
;; LD HL,(immed.w)
;; address is absolute
FETCHWI d1
FETCHW d1,d6
DONE
START
emu_op_2b:
;; DEC HL
subq.w #1,d6
DONE
START
emu_op_2c:
;; INC L
addq.b #1,d6
DONE
START
emu_op_2d:
;; DEC L
subq.b #1,d6
DONE
START
emu_op_2e:
;; LD L,immed.b
FETCHBI d6
DONE
START
emu_op_2f:
;; CPL
;; A <- NOT A
not.b d3
DONE
START
emu_op_30:
;; JR NC,immed.b
;; If carry clear
;; PC <- PC+immed.b
;; XXX finish
bcs end
FETCHBI d1
add.w d1,d2
\end:
DONE
START
emu_op_31:
;; LD SP,immed.w
swap d2
FETCHWI d2
swap d2
DONE
START
emu_op_32:
;; LD (immed.w),A
;; store indirect
FETCHWI d1
PUTB d3,d1
DONE
START
emu_op_33:
;; INC SP
;; XXX This might be done by adding $100
swap d2
addq.w #1,d2
swap d2
DONE
START
emu_op_34:
;; INC (HL)
;; Increment byte
;; SPEED can be made faster
FETCHB d6,d1
addq.b #1,d1
PUTB d1,d6
DONE
START
emu_op_35:
;; DEC (HL)
;; Decrement byte
;; SPEED can be made faster
FETCHB d6,d1
subq.b #1,d1
PUTB d1,d6
DONE
START
emu_op_36:
;; LD (HL),immed.b
FETCHBI d1
PUTB d6,d1
DONE
START
emu_op_37:
;; SCF
;; Set Carry Flag
;; XXX DO THIS
DONE
START
emu_op_38:
;; JR C,immed.b
;; If carry set
;; PC <- PC+immed.b
bcc end
FETCHBI d1
add.w d1,d2
\end:
DONE
START
emu_op_39:
;; ADD HL,SP
;; HL <- HL+SP
swap d2
add.w d6,d2
swap d2
DONE
START
emu_op_3a:
;; LD A,(immed.w)
FETCHWI d1
FETCHB d1,d3
DONE
START
emu_op_3b:
;; DEC SP
;; XXX this might be done by subtracting $100
swap d2
subq.w #1,d2
swap d2
DONE
START
emu_op_3c:
;; INC A
addq.b #1,d3
DONE
START
emu_op_3d:
;; DEC A
subq.b #1,d3
DONE
START
emu_op_3e:
;; LD A,immed.b
FETCHBI d3
DONE
START
emu_op_3f:
;; CCF
;; Toggle carry flag
;; XXX DO THIS
DONE
START
emu_op_40:
;; LD B,B
;; SPEED
LOHI d4
move.b d4,d4
HILO d4
DONE
START
emu_op_41:
;; LD B,C
;; SPEED
move.b d4,d1
LOHI d4
move.b d1,d4
HILO d4
DONE
START
emu_op_42:
;; LD B,D
;; B <- D
LOHI d4 ; 4
LOHI d5 ; 4
move.b d5,d4 ; 4
HILO d4 ; 4
HILO d5 ; 4
DONE
;20 cycles
START
emu_op_43:
;; LD B,E
;; B <- E
LOHI d4 ; 4
move.b d4,d5 ; 4
HILO d4 ; 4
DONE
; 12 cycles
START
emu_op_44:
;; LD B,H
;; B <- H
LOHI d4
LOHI d6
move.b d6,d4
HILO d4
HILO d6
DONE
START
emu_op_45:
;; LD B,L
;; B <- L
LOHI d4
move.b d6,d4
HILO d4
DONE
START
emu_op_46:
;; LD B,(HL)
;; B <- (HL)
LOHI d4
FETCHB d6,d4
HILO d4
DONE
START
emu_op_47:
;; LD B,A
;; B <- A
LOHI d4
move.b d3,d4
HILO d4
DONE
START
emu_op_48:
;; LD C,B
;; C <- B
move.w d4,d1 ; 4
lsr.w #8,d1 ; 6
move.b d1,d4 ; 4
DONE
;14 cycles
START
emu_op_49:
;; LD C,C
DONE
START
emu_op_4a:
;; LD C,D
move.w d5,d1
lsr.w #8,d1
move.b d1,d4
DONE
START
emu_op_4b:
;; LD C,E
move.b d4,d5
DONE
START
emu_op_4c:
;; LD C,H
LOHI d6
move.b d4,d6
HILO d6
DONE
START
emu_op_4d:
;; LD C,L
move.b d4,d6
DONE
START
emu_op_4e:
;; LD C,(HL)
;; C <- (HL)
FETCHB d6,d4
DONE
START
emu_op_4f:
;; LD C,A
move.b d3,d4
DONE
START
emu_op_50:
;; LD D,B
LOHI d4
LOHI d5
move.b d4,d5
HILO d4
HILO d5
DONE
START
emu_op_51:
;; LD D,C
LOHI d5
move.b d4,d5
HILO d5
DONE
START
emu_op_52:
;; LD D,D
DONE
START
emu_op_53:
;; LD D,E
andi.w #$00ff,d5
move.b d5,d1
lsl #8,d1
or.w d1,d5
DONE
START
emu_op_54:
;; LD D,H
LOHI d5 ; 4
LOHI d6 ; 4
move.b d6,d5 ; 4
HILO d5 ; 4
HILO d6 ; 4
DONE
;20 cycles
START
emu_op_55:
;; LD D,L
LOHI d5
move.b d6,d5
HILO d5
DONE
START
emu_op_56:
;; LD D,(HL)
;; D <- (HL)
LOHI d5
FETCHB d6,d5
HILO d5
DONE
START
emu_op_57:
;; LD D,A
LOHI d5
move.b d3,d5
HILO d5
DONE
START
emu_op_58:
;; LD E,B
LOHI d4
move.b d4,d5
HILO d4
DONE
START
emu_op_59:
;; LD E,C
move.b d4,d5
DONE
START
emu_op_5a:
;; LD E,D
LOHI d5
move.b d5,d1
HILO d5
move.b d1,d5
DONE
;; Is this faster or slower?
andi.w #$ff00,d5
move.b d5,d1
lsr #8,d1
or.w d1,d5
DONE
START
emu_op_5b:
;; LD E,E
DONE
START
emu_op_5c:
;; LD E,H
LOHI d6
move.b d5,d6
HILO d6
DONE
START
emu_op_5d:
;; LD E,L
move.b d5,d6
DONE
START
emu_op_5e:
;; LD E,(HL)
FETCHB d6,d1
DONE
START
emu_op_5f:
;; LD E,A
move.b d5,d3
DONE
START
emu_op_60:
;; LD H,B
LOHI d4
LOHI d6
move.b d6,d4
HILO d4
HILO d6
DONE
START
emu_op_61:
;; LD H,C
LOHI d6
move.b d4,d6
HILO d6
DONE
START
emu_op_62:
;; LD H,D
LOHI d5
LOHI d6
move.b d5,d6
HILO d5
HILO d6
DONE
START
emu_op_63:
;; LD H,E
LOHI d6
move.b d5,d6
HILO d6
DONE
START
emu_op_64:
;; LD H,H
DONE
START
emu_op_65:
;; LD H,L
;; H <- L
move.b d6,d1
LOHI d6
move.b d1,d6
HILO d6
DONE
START
emu_op_66:
;; LD H,(HL)
FETCHB d6,d1
LOHI d6
move.b d1,d6
HILO d6
DONE
START
emu_op_67:
;; LD H,A
LOHI d6
move.b d3,d6
HILO d6
DONE
START
emu_op_68:
;; LD L,B
LOHI d4
move.b d4,d6
HILO d4
DONE
START
emu_op_69:
;; LD L,C
move.b d4,d6
DONE
START
emu_op_6a:
;; LD L,D
LOHI d5
move.b d5,d6
HILO d5
DONE
START
emu_op_6b:
;; LD L,E
move.b d5,d6
DONE
START
emu_op_6c:
;; LD L,H
LOHI d6
move.b d6,d1
HILO d6
move.b d1,d6
DONE
START
emu_op_6d:
;; LD L,L
DONE
START
emu_op_6e:
;; LD L,(HL)
;; L <- (HL)
FETCHB d6,d6
DONE
START
emu_op_6f:
;; LD L,A
move.b d3,d6
DONE
START
emu_op_70:
;; LD (HL),B
LOHI d4
PUTB d6,d4
HILO d4
DONE
START
emu_op_71:
;; LD (HL),C
PUTB d6,d4
DONE
START
emu_op_72:
;; LD (HL),D
LOHI d5
PUTB d6,d5
HILO d5
DONE
START
emu_op_73:
;; LD (HL),E
PUTB d6,d5
DONE
START
emu_op_74:
;; LD (HL),H
move.w d6,d1
HILO d1
PUTB d1,d6
DONE
START
emu_op_75:
;; LD (HL),L
move.b d6,d1
PUTB d1,d6
DONE
START
emu_op_76:
;; HALT
;; XXX do this
DONE
START
emu_op_77:
;; LD (HL),A
PUTB d3,d6
DONE
START
emu_op_78:
;; LD A,B
move.w d4,d1
LOHI d1
move.b d1,d3
DONE
START
emu_op_79:
;; LD A,C
move.b d4,d3
DONE
START
emu_op_7a:
;; LD A,D
move.w d5,d1
LOHI d1
move.b d1,d3
DONE
START
emu_op_7b:
;; LD A,E
move.b d5,d3
DONE
START
emu_op_7c:
;; LD A,H
move.w d6,d1
LOHI d1
move.b d1,d3
DONE
START
emu_op_7d:
;; LD A,L
move.b d6,d3
DONE
START
emu_op_7e:
;; LD A,(HL)
;; A <- (HL)
FETCHB d6,d3
DONE
START
emu_op_7f:
;; LD A,A
DONE
START
emu_op_80:
;; ADD A,B
LOHI d4
F_ADD_B d4,d3
add.b d4,d3
HILO d4
DONE
START
emu_op_81:
;; ADD A,C
F_ADD_B d4,d3
add.b d4,d3
DONE
START
emu_op_82:
;; ADD A,D
LOHI d5
F_ADD_B d5,d3
add.b d5,d3
HILO d5
DONE
START
emu_op_83:
;; ADD A,E
F_ADD_B d5,d3
add.b d5,d3
DONE
START
emu_op_84:
;; ADD A,H
LOHI d6
F_ADD_B d6,d3
add.b d6,d3
HILO d6
DONE
START
emu_op_85:
;; ADD A,L
F_ADD_B d6,d3
add.b d6,d3
DONE
START
emu_op_86:
;; ADD A,(HL)
FETCHB d6,d1
F_ADD_B d1,d3
add.b d1,d3
DONE
START
emu_op_87:
;; ADD A,A
F_ADD_B d3,d3
add.b d3,d3
DONE
START
emu_op_88:
;; ADC A,B
;; A <- A + B + (carry)
;; XXX fix this shit up
LOHI d4
addx.b d4,d3
HILO d4
DONE
START
emu_op_89:
;; ADC A,C
;; A <- A + C + (carry)
;; XXX fix this shit up
addx.b d4,d3
DONE
START
emu_op_8a:
;; ADC A,D
;; XXX fix this shit up
LOHI d5
addx.b d5,d3
HILO d5
DONE
START
emu_op_8b:
;; ADC A,E
START
emu_op_8c:
;; ADC A,H
START
emu_op_8d:
;; ADC A,L
START
emu_op_8e:
;; ADC A,(HL)
START
emu_op_8f:
;; ADC A,A
START
emu_op_90:
;; SUB A,B
START
emu_op_91:
START
emu_op_92:
START
emu_op_93:
START
emu_op_94:
START
emu_op_95:
START
emu_op_96:
START
emu_op_97:
START
emu_op_98:
START
emu_op_99:
START
emu_op_9a:
START
emu_op_9b:
START
emu_op_9c:
START
emu_op_9d:
START
emu_op_9e:
START
emu_op_9f:
START
emu_op_a0:
START
emu_op_a1:
START
emu_op_a2:
START
emu_op_a3:
START
emu_op_a4:
START
emu_op_a5:
START
emu_op_a6:
START
emu_op_a7:
START
emu_op_a8:
START
emu_op_a9:
START
emu_op_aa:
START
emu_op_ab:
START
emu_op_ac:
START
emu_op_ad:
START
emu_op_ae:
START
emu_op_af:
START
emu_op_b0:
START
emu_op_b1:
START
emu_op_b2:
START
emu_op_b3:
START
emu_op_b4:
START
emu_op_b5:
START
emu_op_b6:
START
emu_op_b7:
START
emu_op_b8:
START
emu_op_b9:
START
emu_op_ba:
START
emu_op_bb:
START
emu_op_bc:
START
emu_op_bd:
START
emu_op_be:
START
emu_op_bf:
START
emu_op_c0:
START
emu_op_c1:
START
emu_op_c2:
START
emu_op_c3:
START
emu_op_c4:
START
emu_op_c5:
START
emu_op_c6:
START
emu_op_c7:
START
emu_op_c8:
START
emu_op_c9:
START
emu_op_ca:
START
emu_op_cb: ; prefix
movea.w emu_op_undo_cb(pc),a2
START
emu_op_cc:
START
emu_op_cd:
START
emu_op_ce:
START
emu_op_cf:
START
emu_op_d0:
START
emu_op_d1:
START
emu_op_d2:
START
emu_op_d3:
START
emu_op_d4:
START
emu_op_d5:
START
emu_op_d6:
START
emu_op_d7:
START
emu_op_d8:
START
emu_op_d9:
START
emu_op_da:
START
emu_op_db:
START
emu_op_dc:
START
emu_op_dd: ; prefix
;; swap IX, HL
movea.w emu_op_undo_dd(pc),a2
START
emu_op_de:
START
emu_op_df:
START
emu_op_e0:
START
emu_op_e1:
START
emu_op_e2:
START
emu_op_e3:
START
emu_op_e4:
START
emu_op_e5:
START
emu_op_e6:
START
emu_op_e7:
START
emu_op_e8:
START
emu_op_e9:
START
emu_op_ea:
START
emu_op_eb:
START
emu_op_ec:
START
emu_op_ed: ; prefix
movea.w emu_op_undo_ed(pc),a2
START
emu_op_ee:
START
emu_op_ef:
START
emu_op_f0:
START
emu_op_f1:
START
emu_op_f2:
START
emu_op_f3:
START
emu_op_f4:
START
emu_op_f5:
START
emu_op_f6:
START
emu_op_f7:
START
emu_op_f8:
START
emu_op_f9:
START
emu_op_fa:
START
emu_op_fb:
START
emu_op_fc:
START
emu_op_fd: ; prefix
;; swap IY, HL
movea.w emu_op_undo_fd(pc),a2
START
emu_op_fe:
START
emu_op_ff:
emu_op_undo_cb:
movea.w emu_fetch(pc),a2
emu_op_undo_dd:
emu_op_undo_ed:
emu_op_undo_fd:
|